CPU Comparison

AMD
AMD

AMD EPYC 7352

CORE STATE Rome
CORE SPECS 24 Cores / 48 Threads
CLOCK SPEED 2.3 Base / 3.2 GHz Turbo
CACHE 32 MB (per die)
MAX TDP 155W
ARCHITECTURE Zen 2
nm
PROCESS 7 nm
LAUNCH DATE 2019
VS
AMD
AMD

EPYC 9755

CORE STATE Turin
CORE SPECS 128 Cores / 256 Threads
CLOCK SPEED 2.7 Base / 4.1 GHz Turbo
CACHE 512 MB (shared)
MAX TDP 500W
ARCHITECTURE Zen 5
nm
PROCESS 4 nm
LAUNCH DATE 2024

PERFORMANCE BENCHMARKS

cinebench_cinebench_r15_multicore
3,458
14,250
cinebench_cinebench_r15_singlecore
488
2,011
cinebench_cinebench_r20_multicore
14,411
59,378
cinebench_cinebench_r20_singlecore
2,034
8,382
cinebench_cinebench_r23_multicore
34,314
141,378
cinebench_cinebench_r23_singlecore
4,844
19,959
passmark_data_compression
660,712
4,517,407
passmark_data_encryption
44,426
284,927
passmark_extended_instructions
40,203
303,321
passmark_find_prime_numbers
301
2,047
passmark_floating_point_math
87,969
922,900
passmark_integer_math
148,605
1,549,946
passmark_multithread
40,370
166,328
passmark_physics
2,688
27,806
passmark_random_string_sorting
69,231
571,185
passmark_single_thread
1,979
3,503
passmark_singlethread
1,979
3,503

DETAILED SPECIFICATIONS

SPECIFICATION
EPYC 7352
EPYC 9755
Core Specs
Cores
24
128 +433.3%
Threads
48
256 +433.3%
Base Clock (GHz)
2.3
2.7 +17.4%
Boost Clock (GHz)
3.2
4.1 +28.1%
Frequency (GHz)
2.3
2.7 +17.4%
Turbo Clock (GHz)
3.2
4.1 +28.1%
Multiplier
23
27 +17.4%
SMP CPUs
2
2 0.0%
Cache
L1 Cache
96 KB (per core)
80 KB (per core)
L2 Cache
512 KB (per core)
1 MB (per core)
L3 Cache
32 MB (per die)
512 MB (shared)
Total L3
128 MB
Power
TDP (W)
155
500 +222.6%
Configurable TDP
180 W
450-500 W
Architecture
Architecture
Zen 2
Zen 5
Codename
Rome
Turin
Generation
EPYC (Zen 2 (Rome))
EPYC (Zen 5 (Turin))
Process Size
7 nm
4 nm
Transistors
15,200 million
133,040 million
Die Size
4x 74 mm²
16x 70.6 mm²
Foundry
TSMC
TSMC
Memory
Memory Support
DDR4
DDR5
Memory Bus
Eight-channel
Twelve-channel
Memory Bandwidth
204.8 GB/s
576.0 GB/s
ECC Memory
Yes
Yes
Platform
Socket
AMD Socket SP3
AMD Socket SP5
PCIe
Gen 4, 128 Lanes(CPU only)
Gen 5, 128 Lanes(CPU only)
AMD Multi-Die
CCDs
4
Cores per CCD
6
IO Process Size
14 nm
6 nm
Interconnect
CXL
Gen 2.0
Other
Market
Server/Workstation
Server/Workstation
Production Status
Active
Active
Launch Price
$1350
$12984
Part Number
100-000000077
100-000001443
Package
FCLGA-4094
FC-LGA6096
View EPYC 7352 Details View EPYC 9755 Details